

# April 2007

## FDS6298

# 30V N-Channel Fast Switching PowerTrench® MOSFET

## **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low  $R_{\rm DS(ON)}$  and fast switching speed.

## **Applications**

- Control Switch for DC-DC Buck converters
- Notebook Vcore
- Telecom / Networking Point of Load

### **Features**

- 13 A, 30 V.  $R_{DS(ON)} = 9 \ m\Omega \ @ \ V_{GS} = 10 \ V$   $R_{DS(ON)} = 12 \ m\Omega \ @ \ V_{GS} = 4.5 \ V$
- Low gate charge (10nC @ V<sub>GS</sub>=5V)
- Very low Miller Charge (3nC)
- Low Rg (1 Ohm)
- ROHS Compliant





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |  |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|--|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | 30          | V     |  |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±20         | V     |  |
| I <sub>D</sub>                    | Drain Current - Continuous                       | (Note 1a) | 13          |       |  |
|                                   | - Pulsed                                         |           | 50          | Α Α   |  |
|                                   | Power Dissipation for Single Operation           | (Note 1a) | 3.0         | 144   |  |
| $P_D$                             | Power Dissipation for Single Operation           | (Note 1b) | 1.2         | W     |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                    | (Note 3)  | 181         | mJ    |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |  |

## **Thermal Characteristics**

| R <sub>eJA</sub> | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 50  | °C/W |
|------------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 125 | °C/W |
| R <sub>eJC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 25  | °C/W |

**Package Marking and Ordering Information** 

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| FDS6298        | FDS6298 | 13"       | 12mm       | 2500 units |

©2007 Fairchild Semiconductor Corporation

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                                                                        | Min | Тур              | Max           | Units |
|---------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|---------------|-------|
|                                             |                                                   |                                                                                                                                                                        |     | ٠,٦٠             |               | J     |
| Off Char                                    | acteristics                                       |                                                                                                                                                                        |     |                  | 1             |       |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$                                                                                                                        | 30  | -                | -             | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient         | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                                                                | -   | 30               | -             | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                                                          | -   | -                | 1             | μΑ    |
| I <sub>GSS</sub>                            | Gate-Body Leakage                                 | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                      | -   | -                | ±100          | nA    |
| On Chara                                    | acteristics (Note 2)                              |                                                                                                                                                                        |     |                  |               |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                                                                                                   | 1   | 1.7              | 3             | V     |
| $\Delta V_{GS(th)} = \Delta T_J$            | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                                                                | -   | <b>-</b> 5       | -             | mV/°C |
| R <sub>DS(ON)</sub>                         | Static Drain–Source<br>On–Resistance              | $V_{GS} = 10 \text{ V, } I_D = 13 \text{ A} \\ V_{GS} = 4.5 \text{ V, } I_D = 12 \text{ A} \\ V_{GS} = 10 \text{ V, } I_D = 13 \text{ A, } T_J = 125 ^{\circ}\text{C}$ | -   | 7.4<br>9.4<br>11 | 9<br>12<br>15 | mΩ    |
| g <sub>FS</sub>                             | Forward Transconductance                          | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 13 A                                                                                                                          | -   | 58               | -             | S     |
| Dvnamic                                     | Characteristics                                   |                                                                                                                                                                        |     |                  |               |       |
| C <sub>iss</sub>                            | Input Capacitance                                 |                                                                                                                                                                        | -   | 1108             | -             | pF    |
| Coss                                        | Output Capacitance                                | $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V},$                                                                                                                         | -   | 310              | -             | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      | f = 1.0 MHz                                                                                                                                                            | -   | 109              | -             | pF    |
| R <sub>G</sub>                              | Gate Resistance                                   | V <sub>GS</sub> = 15 mV, f = 1.0 MHz                                                                                                                                   | 0.3 | 1                | 1.7           | Ω     |
| Switchin                                    | g Characteristics (Note 2)                        |                                                                                                                                                                        |     |                  |               |       |
| d(on)                                       | Turn-On Delay Time                                |                                                                                                                                                                        | -   | 11               | 20            | ns    |
| tr                                          | Turn-On Rise Time                                 | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 1 A,                                                                                                                          | -   | 5                | 10            | ns    |
| d(off)                                      | Turn-Off Delay Time                               | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$                                                                                                                            | -   | 27               | 43            | ns    |
| t <sub>f</sub>                              | Turn-Off Fall Time                                |                                                                                                                                                                        | -   | 7                | 14            | ns    |
| $Q_g$                                       | Total Gate Charge                                 |                                                                                                                                                                        | -   | 10               | 14            | nC    |
| Q <sub>gs</sub>                             | Gate-Source Charge                                | $V_{DS} = 15 \text{ V}, I_D = 13 \text{ A},$<br>$V_{GS} = 5 \text{ V}$                                                                                                 | -   | 3                | -             | nC    |
| Q <sub>gd</sub>                             | Gate-Drain Charge                                 | VGS – J V                                                                                                                                                              | -   | 3                | -             | nC    |
| Drain–So                                    | ource Diode Characteristics                       |                                                                                                                                                                        |     |                  |               |       |
| V <sub>SD</sub>                             | Drain-Source Diode Forward<br>Voltage             | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.1 A (Note 2)                                                                                                                 | -   | 0.74             | 1.2           | ٧     |
| t <sub>rr</sub>                             | Diode Reverse Recovery Time                       | $I_F = 13 \text{ A}, dI_F/dt = 100 \text{ A/}\mu\text{s}$                                                                                                              | -   | 27               | -             | ns    |
| Q <sub>rr</sub>                             | Diode Reverse Recovery Charge                     |                                                                                                                                                                        | -   | 13               | -             | nC    |

#### Notes:

1. R<sub>aJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



50 °C/W when mounted on a 1in² pad of 2 oz copper



- b) 125°C/W when mounted on a  $minimum\ pad.$
- Scale 1:1 on letter size paper

## **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 3. On-Resistance Variation with Temperature.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 5. Transfer Characteristics.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics**





Figure 7. Gate Charge Characteristics.

Figure 8. Capacitance Characteristics.





Figure 9. Maximum Safe Operating Area.

Figure 10. Unclamped Inductive Switching Capability



Figure 11. Single Pulse Maximum Power Dissipation.

## **Typical Characteristics**



Figure 12. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.





#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

Across the board. Around the world.™ ActiveArray™ Bottomless™ Build it Now™

CoolFET™ CROSSVOLT™  $\mathsf{CTL}^{\mathsf{TM}}$ Current Transfer Logic™

DOME™ E<sup>2</sup>CMOS<sup>TM</sup> EcoSPARK® EnSigna™

FACT Quiet Series™ FACT<sup>®</sup> FAST® FASTr™ FPS™  $\mathsf{FRFET}^{\scriptscriptstyle{\circledR}}$ 

GlobalOptoisolator™ GTO™

HiSeC™

i-Lo™ ImpliedDisconnect™ IntelliMAX™ ISOPLANAR™

MICROCOUPLER™ MicroPak™ MICROWIRE™ Motion-SPM™  $MSX^{TM}$ 

 $MSXPro^{TM}$  $OCX^{TM}$  $OCXPro^{TM}$ OPTOLOGIC® **OPTOPLANAR®** PACMAN™ PDP-SPM™ РОР™ Power220® Power247® PowerEdge™

PowerSaver™

PowerTrench® Programmable Active Droop™ QFET<sup>®</sup>  $\mathsf{Q}\mathsf{S}^{\mathsf{TM}}$  $\mathsf{QT}\ \mathsf{Optoelectronics}^{\scriptscriptstyle\mathsf{TM}}$ Quiet Series™ RapidConfigure™ RapidConnect™ ScalarPump™ SMART START™ SPM<sup>®</sup>

STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™  $\mathsf{TCM}^\mathsf{TM}$ 

Power-SPM™

The Power Franchise®

TinyBoost™ TinvBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyWire™ TruTranslation™ μSerDes™ UHC® UniFET™ VCX™

Wire™

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

### As used herein:

- 1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support, which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
  - device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

## **Definition of Terms**

| Datasheet Identification                       |  | Definition                                                                                                                                                                                               |  |  |
|------------------------------------------------|--|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information Formative or In Design     |  | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice                                                                        |  |  |
| published at a later date. Fairchild Semicondu |  | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
|                                                |  | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |  |  |
| Obsolete Not In Production                     |  | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |  |  |

Rev. 126